Fr. 119.00

Perspectives, Science and Technologies for Novel Silicon on Insulator Devices

English · Hardback

Shipping usually within 3 to 5 weeks (title will be specially ordered)

Description

Read more

This concise volume contains the key papers presented during the International NATO Advanced Research Workshop on Silicon on Insulator device technologies. The authors have moved beyond reporting the current state of the technology to explore wider issues, from the economic aspects incorporating SOI and related materials into circuits and systems to consideration of low temperature electronics, quantum devices and MEMS.
Readership: Postgraduate and professional engineers and researchers in the major silicon manufacturing companies, universities and research institutes.

List of contents

Preface. Committee Members. Invited Speakers. Workshop Photographs. Section 1: Innovations in Materials Technologies. 1.1. SMART-CUT® Technology: Basic Mechanisms and Applications; M. Bruel. 1.2. Polish Stop Technology for Silicon on Silicide on Insulator Structures; H.S. Gamble. 1.3. Homoepitaxy on Porous Silicon with a Buries Oxide Layer; Full-Wafer Scale SOI; S.I. Romanov, et al. 1.4. Structural and Electrical Properties of Silicon on Isolator Structures Manufactured on FZ- and CZ-Silicon by SMART-CUT Technology; V.P. Popov, et al. 1.5. Development of Linear Sequential Lateral Solidification Technique to Fabricate Quasi-Single-Crystal Super-Thin Si Films for High-Performance Thin Film Transistor Devices; A.B. Limanov, et al. Section 2: Economics and Innovation Applications. 2.1. Low Temperature Polysilicon Technology: A Low Cost SOI Technology? F. Plais, et al. 2.2. A Novel Low Cost Process for the Production of Semiconductor Polycrystalline Silicon from Recycled Industrial Waste; B.N. Mukashev, et al. 2.3. Tetrahedrally Bonded Amorphous Carbon for Electronic Applications; W.I. Milne. 2.4. Diamond Based Silicon-on-Insulator Materials and Devices; S. Bengtsson, M. Bergh. 2.5. Low-Temperature Processing of Crystalline Si Films on Glass for Electronic Applications; R.B. Bergmann, et al. 2.6. beta-SiC on SiO2 Formed by Ion Implantation and Bonding for Micromechanics Applications; C. Serre, et al. 2.7. Laser Recrystallized Polysilicon Layers for Sensor Applications: Electrical Piezoresistive Characterization; A.A. Druzhinin, et al. Section 3: Characterisation Methods for SOI. 3.1. Optical Spectroscopy of SOI Materials; A. Pérez-Rodríguez, et al. 3.2. Computer Simulation of Oxygen Redistribution in SOI Structures; V.G. Litovchenko, A.A. Efremov. 3.3. Electrical Instabilities in Silicon-on-Insulator Structures and Devices During Voltage and Temperature Stressing; A.N. Nazarov, et al. 3.4. Hydrogen as a Diagnostic Tool in Analysing SOI Structures; A. Boutry-Forveille, et al. 3.5. Back Gate Voltage Influence on the LDD SOI NMOSFET Series Resistance Extraction from 150 to 300 K; A.S. Nicolett, et al. 3.6. Characterization of Porous Silicon Layers Containing a Buried Oxide Layer; S.I. Romanov, et al. 3.7. Total-Dose Radiation Response of Multilayer Buried Insulators; A.N. Rudenko, et al. 3.8. Recombination Current in Fully-Depleted SOI Diodes: Compact Model and Lifetime Extraction; T. Ernst, et al. 3.9. Investigation of the Structural and Chemical Properties of SOI Materials by Ellipsometry; L.A. Zabashta, et al. 3.10. Experimental Investigation and Modeling of Coplanar Transmission Lines on SOI Technologies for RF Applications; J. Lescot, et al. Section 4: Perspectives for SOI Structures and Devices. 4.1. Perspectives of Silicon-on-Insulator Technologies for Cryogenic Electronics; C. Claeys, et al. 4.2. SOI CMOS for High-Temperature Applications; J.P. Colinge. 4.3. Quantum Effect Devices on SOI Substrates with an Ultrathin Silicon Layer; Y. Omura. 4.4. Wafer Bonding for Micro-ElectroMechanical Systems (MEMS); C.A. Colinge. 4.5. A Comprehensive Analysis of the High-Temperature Off-State and Subthreshold Characteristics of SOI MOSFETs; T.E. Rudenko, et al. 4.6. Influence of Silicon Film Parameters on C-V Characteristics of Partially Depleted SOI MOSFETs; D. Tomaszewski, et al. 4.7. Effect of Shallow Oxide Traps on the Low-Temperature Operation of SOI Transistors; V.S. Lysenko, et al. 4.8. Nanoscale Wave-Ordered Structures on SOI; V.K. Smirnov, A.B. Danilin. 4.9. Thin Partial SOI Power Devices for High Voltage Integrated Circuits; F. Udrea, et al. Keyword Index. Author Index.

Summary

This volume contains the key papers presented during the International NATO Advanced Research Workshop on Silicon on Insulator device technologies. The authors explore issues including the economic aspects incorporating SOI and related materials into circuits and systems.

Product details

Authors P L F Hemment, Peter L F Hemment, V S Lysenko, NATO Advanced Research Workshop on Perspectives Science and Technologies for Novel Silicon on Insulator Devices, A N Nazarov
Assisted by etc. (Editor), Peter L F Hemment (Editor), Peter L. F. Hemment (Editor), Vladimir S Lysenko (Editor), Vladimir S. Lysenko (Editor), Alexei N Nazarov (Editor), Alexei N. Nazarov (Editor)
Publisher Springer Netherlands
 
Languages English
Product format Hardback
Released 31.12.1999
 
EAN 9780792361169
ISBN 978-0-7923-6116-9
No. of pages 368
Dimensions 170 mm x 23 mm x 244 mm
Weight 717 g
Illustrations 76 SW-Abb.
Series NATO Science Partnership, Sub-Series 3
NATO Science Partnership Subseries 3: High Technology
Subject Natural sciences, medicine, IT, technology > Technology > Electronics, electrical engineering, communications engineering

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.