Fr. 206.00

Advances in Computers

English · Hardback

Shipping usually within 1 to 3 weeks (not available at short notice)

Description

Read more

Informationen zum Autor Suyel Namasudra has received Ph.D. degree from the National Institute of Technology Silchar, Assam, India. He was a post-doctorate fellow at the International University of La Rioja (UNIR), Spain. Currently, Dr. Namasudra is working as an assistant professor in the Department of Computer Science and Engineering at the National Institute of Technology Agartala, Tripura, India. Before joining the National Institute of Technology Agartala, Dr. Namasudra was an assistant professor in the Department of Computer Science and Engineering at the National Institute of Technology Patna, Bihar, India. His research interests include blockchain technology, cloud computing, DNA computing, and information security. Dr. Namasudra has edited 7 books, 5 patents, and 85 publications in conference proceedings, book chapters, and refereed journals like IEEE TII, IEEE TCE, IEEE T-ITS, IEEE TSC, IEEE TCSS, IEEE TCBB, ACM TOMM, ACM TOSN, ACM TALLIP, FGCS, CAEE, and many more. He is the Editor-in-Chief of the Cloud Computing and Data Science (ISSN: 2737-4092 (online)) journal. Dr. Namasudra has served as a Lead Guest Editor/Guest Editor in many reputed journals like IEEE TCE (IEEE, IF: 4.3), IEEE TBD (IEEE, IF: 7.2), ACM TOMM (ACM, IF: 3.144), MONET (Springer, IF: 3.426), CAEE (Elsevier, IF: 3.818), CAIS (Springer, IF: 4.927), CMC (Tech Science Press, IF: 3.772), Sensors (MDPI, IF: 3.576), and many more. He has also participated in many international conferences as an organizer and session chair. Dr. Namasudra is a senior member of IEEE, and a member of ACM and IEI. He has been featured in the list of the top 2% scientists in the world in 2021, 2022, and 2023. His h-index is 37.

List of contents

Preface
Ali R. Hurson
1. Traffic-Load-Aware Virtual Channel Power-gating in Network-on-Chips
Hamid Sarbazi-Azad
2. An Efficient DVS Scheme for On-chip Networks
Hamid Sarbazi-Azad
3. A Power-Performance Balanced Network-on-Chip for Mixed CPU-GPU Systems
Hamid Sarbazi-Azad
4. Routerless Networks-on-Chip
Bella Bose and Fawaz Alazemi
5. Routing Algorithm Design for Power- and Temperature-Aware NoCs
Masoumeh Ebrahimi and Kun-Chih (Jimmy) Chen
6. Approximate Communication for Energy-Efficient Network-on-Chip
Ling Wang
7. Power-Efficient NoC Design by Partial Topology Reconfiguration
Mehdi Modarressi
8. The Design of a Deflection-based Energy-efficient On-chip Network
Onur Mutlu and Rachata Ausavarungnirun
9. Power-Gating in Networks-on-Chip
Shaahin Hessabi

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.