Fr. 70.00

Multi-run Memory Tests for Pattern Sensitive Faults

English · Hardback

Shipping usually within 6 to 7 weeks

Description

Read more

This book describes efficient techniques for production testing as well as for periodic maintenance testing (specifically in terms of multi-cell faults) in modern semiconductor memory.  The author discusses background selection and address reordering algorithms in multi-run transparent march testing processes. Formal methods for multi-run test generation and many solutions to increase their efficiency are described in detail. All methods presented ideas are verified by both analytical investigations and numerical simulations.

  • Provides the first book related exclusively to the problem of multi-cell fault detection by multi-run tests in memory testing process;
  • Presents practical algorithms for design and implementation of efficient multi-run tests;
  • Demonstrates methods verified by analytical and experimental investigations.

List of contents

Introduction to digital memory.- Basics of functional RAM testing.- Multi-cell faults.- Controlled random testing.- Multi-run tests based on background changing.- Multi-run tests based on address changing.- Multiple controlled random testing.- Pseudo exhaustive testing based on march tests.- Conclusion.

About the author

Ireneusz Mrozek received his M.Sc. and Ph.D. degrees in computer science in 1994 and 2004,respectively. Since 1994 he has been employed at the Faculty of Computer Science of Bialystok Technical University (Poland). His main research interests include the area of diagnostic testing of embedded memories. Particularly, he focuses on transparent tests for RAM as well as the application of these in the BIST or BISR schemes. He has also gained industrial experience working as a Senior Software Engineer at Motorola Solutions.

Summary

This book describes efficient techniques for production testing as well as for periodic maintenance testing (specifically in terms of multi-cell faults) in modern semiconductor memory.  The author discusses background selection and address reordering algorithms in multi-run transparent march testing processes. Formal methods for multi-run test generation and many solutions to increase their efficiency are described in detail. All methods presented ideas are verified by both analytical investigations and numerical simulations.Provides the first book related exclusively to the problem of multi-cell fault detection by multi-run tests in memory testing process;Presents practical algorithms for design and implementation of efficient multi-run tests;Demonstrates methods verified by analytical and experimental investigations.

Product details

Authors Ireneusz Mrozek
Publisher Springer, Berlin
 
Languages English
Product format Hardback
Released 01.01.2018
 
EAN 9783319912035
ISBN 978-3-31-991203-5
No. of pages 135
Dimensions 154 mm x 242 mm x 14 mm
Weight 338 g
Illustrations X, 135 p. 34 illus.
Subjects Natural sciences, medicine, IT, technology > Technology > Electronics, electrical engineering, communications engineering

B, Microprocessors, engineering, Circuits and Systems, Electronics, Microelectronics, Electronics and Microelectronics, Instrumentation, Electronics engineering, Electronic circuits, Electronic Circuits and Systems, Computer architecture & logic design, Processor Architectures

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.