Fr. 135.00

Pipelined Multiprocessor System-on-Chip for Multimedia

English · Paperback / Softback

Shipping usually within 6 to 7 weeks

Description

Read more

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs). A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint. A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors' combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.

List of contents

Introduction.- Literature Survey.- Optimisation Framework.- Performance Estimation of Pipelined MPSoCs.- Design Space Exploration of Pipelined MPSoCs.- Adaptive Pipelined MPSoCs.- Power Management in Adaptive Pipelined MPSocs.- Multi-mode Pipelined MPSoCs.- Conclusions and Future Work.

Summary

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs). A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint. A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.

Product details

Authors Hari Javaid, Haris Javaid, Sri Parameswaran
Publisher Springer, Berlin
 
Languages English
Product format Paperback / Softback
Released 01.01.2016
 
EAN 9783319347110
ISBN 978-3-31-934711-0
No. of pages 169
Dimensions 155 mm x 10 mm x 235 mm
Weight 283 g
Illustrations VIII, 169 p. 40 illus., 32 illus. in color.
Subjects Natural sciences, medicine, IT, technology > Technology > Electronics, electrical engineering, communications engineering

Elektronik, B, Rechnerarchitektur und Logik-Entwurf, Microprocessors, engineering, Circuits and Systems, Electronics, Electronics and Microelectronics, Instrumentation, Electronics engineering, Electronic Circuits and Systems, Processor Architectures, Computer architecture and logic design, Computer Architecture

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.