Fr. 135.00

Analog Integrated Circuit Design Automation - Placement, Routing and Parasitic Extraction Techniques

English · Hardback

Shipping usually within 6 to 7 weeks

Description

Read more

This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets.

List of contents

1 Introduction.- 2 State-of-the-Art on Analog Layout Automation.- 3 AIDA-L: Architecture and Integration.- 4 Template-based Placer.- 5 Optimization-based Placer.- 6 Fully-Automatic Router.- 7 Empirical-based Parasitic Extractor.- 8 Experimental Results.- 9 Conclusions and Future Work.

About the author

Ricardo Martins is a Ph.D candidate in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.
Nuno Lourenço is a Post-Doctoral Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.
Nuno Horta is Assistant Professor and Senior Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.

Summary

This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets.

Product details

Authors Nuno Horta, Nun Lourenço, Nuno Lourenço, Ricard Martins, Ricardo Martins
Publisher Springer, Berlin
 
Languages English
Product format Hardback
Released 01.01.2016
 
EAN 9783319340593
ISBN 978-3-31-934059-3
No. of pages 207
Dimensions 165 mm x 18 mm x 243 mm
Weight 450 g
Illustrations XVI, 207 p. 108 illus., 79 illus. in color.
Subjects Natural sciences, medicine, IT, technology > Technology > Electronics, electrical engineering, communications engineering

B, Microprocessors, engineering, Circuits and Systems, Electronics, Microelectronics, Electronics and Microelectronics, Instrumentation, Electronics engineering, Electronic circuits, Electronic Circuits and Systems, Computer architecture & logic design, Processor Architectures

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.