Fr. 52.50

Optimal Size of Reorder Buffer to Implement ILP in Superscalar

English · Paperback / Softback

Shipping usually within 2 to 3 weeks (title will be printed to order)

Description

Read more

Instruction-level parallelism is the key factor to improve CPU performance. ILP can be achieved in superscalar processor at micro-architecture level with the help of various components like reservation station, reorder buffer, branch predication etc. This book is effort to find a best possible size of reorder buffer to achieve significant level of ILP. This book elaborates the process to find optimal size of reorder buffer using PSATsim simulator. In this book, Mr. Mathur had elaborated effect of various reservation station structure and various benchmarks types on reorder buffer. Based on the data analysis of these metrics, Mr. Mathur tries to finally evaluate the most favorable size of reorder buffer.

About the author










Mr. Nitin Mathur is vibrant professional with multi-ethnic skill sets and have many years of experience of academics and research. He has guided many projects, seminars and dissertations in his professional career. He did his M.E. from M.B.M. Engineering College, Jodhpur in Computer Science and Engineering and Graduation from IE(India), Kolkata.

Product details

Authors Nitin Mathur
Publisher LAP Lambert Academic Publishing
 
Languages English
Product format Paperback / Softback
Released 01.01.2016
 
EAN 9783659822711
ISBN 978-3-659-82271-1
No. of pages 84
Subject Natural sciences, medicine, IT, technology > IT, data processing > Hardware

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.