Fr. 134.00

Advanced Hardware Design for Error Correcting Codes

English · Hardback

Shipping usually within 2 to 3 weeks (title will be printed to order)

Description

Read more

This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering.
- Examines how to optimize the architecture of hardware design for error correcting codes;
- Presents error correction codes from theory to optimized architecture for the current and the next generation standards;
- Provides coverage of industrial user needs advanced error correcting techniques.
Advanced Hardware Design for Error Correcting Codes includes a foreword by Claude Berrou.

List of contents

User Needs.- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding.- Implementation of Polar Decoders.- Parallel architectures for Turbo Product Codes Decoding.- VLSI implementations of sphere detectors.- Stochastic Decoders for LDPC Codes.- MP-SoC/NoC architectures for error correction.- ASIP design for multi-standard channel decoders.- Hardware design of parallel interleaver architecture: a survey.

About the author

Cyrille Chavet is an Associate Professor at Associate Professors at Université de Bretagne Sud, Lorient, France. Philippe Coussy is an Associate Professor at Associate Professors at Université de Bretagne Sud, Lorient, France.

Summary

This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book’s chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering.
• Examines how to optimize the architecture of hardware design for error correcting codes;
• Presents error correction codes from theory to optimized architecture for the current and the next generation standards;
• Provides coverage of industrial user needs advanced error correcting techniques.
Advanced Hardware Design for Error Correcting Codes includes a foreword by Claude Berrou.

Product details

Assisted by Cyrill Chavet (Editor), Cyrille Chavet (Editor), Coussy (Editor), Coussy (Editor), Philippe Coussy (Editor)
Publisher Springer, Berlin
 
Languages English
Product format Hardback
Released 01.01.2014
 
EAN 9783319105680
ISBN 978-3-31-910568-0
No. of pages 192
Dimensions 162 mm x 242 mm x 10 mm
Weight 457 g
Illustrations IX, 192 p. 81 illus., 25 illus. in color.
Subject Natural sciences, medicine, IT, technology > Technology > Electronics, electrical engineering, communications engineering

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.