Fr. 130.00

Multicore Systems On-Chip: Practical Software/Hardware Design

English · Hardback

Shipping usually within 6 to 7 weeks

Description

Read more

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores - especially heterogeneous cores - is very difficult.

List of contents

Introduction to Multicore Systems On-Chip.- Multicore SoCs Design Methods.- Multicore SoC Organization.- 2D Network-on-Chip.- 3D Network-on-Chip.- Network Interface Architecture and Design for 2D/3D NoCs.- Parallelizing Compiler for Single and Multicore Computing.- Power Optimization Techniques for Multicore SoCs.- Soft-Core Processor for Low-Power Embedded.- Dual-Execution Processor Architecture for Embedded.- Case Study: Deign of Embedded Multicore SoC.

Summary

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.
The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running.
As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.
Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip.
Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.

Product details

Authors Abderazek Ben Abdallah
Publisher Springer, Berlin
 
Languages English
Product format Hardback
Released 01.08.2013
 
EAN 9789491216916
ISBN 978-94-91-21691-6
No. of pages 273
Dimensions 161 mm x 242 mm x 22 mm
Weight 596 g
Illustrations XXVI, 273 p. 196 illus., 79 illus. in color.
Series Atlantis Ambient and Pervasive Intelligence
Atlantis Ambient and Pervasive Intelligence
Subjects Natural sciences, medicine, IT, technology > IT, data processing > Hardware

B, Microprocessors, computer science, computer hardware, Computer architecture & logic design, Processor Architectures, Computer architecture and logic design

Customer reviews

No reviews have been written for this item yet. Write the first review and be helpful to other users when they decide on a purchase.

Write a review

Thumbs up or thumbs down? Write your own review.

For messages to CeDe.ch please use the contact form.

The input fields marked * are obligatory

By submitting this form you agree to our data privacy statement.